Conference: | DVCLUB Europe | Low Power Verification |
Speaker: | Satinder Paul Singh , Pavan Kumar Damarla (Hermes Semiconductor ) |
Speaker Title: | Low Power Verification of RISCV Processor |
Abstract: | The complexity of Next Generation Low Power RISCV has escalated due to the implementation of various low power techniques. These include fine-grained clock gating, power shutoff across multiple domains, body and well biasing, and dynamic frequency and voltage scaling, all aimed at achieving stringent low power objectives for each device mode. The integration of a sophisticated Power Management Controller, power switch fabric, Multi-Core Design, Low Power Subsystem with both Analog and Digital peripherals, diverse Memory types with Retention schemes, and numerous clock and reset sources, has substantially expanded the scope of verification and introduced significant challenges in debugging at the RTL level, as well as timing issues in Gate Level simulations. This paper introduces a comprehensive Low Power Verification Methodology that has been utilized to verify power intent in a next generation RISCV, leveraging advanced verification techniques. It identifies key low power design areas optimal for Low Power Assertions and Cover-groups. Additionally, the paper addresses the risks of X-Optimism within Low Power Simulations and proposes a novel methodology to detect these issues early at the RTL level. A case study is presented, detailing a range of low power design problems identified using sophisticated low power verification techniques throughout the RISCV development lifecycle. Key Points:
|
Speaker Biography: | Satinder Paul Singh Pavan Kumar Damarla |
Sponsors
DVCLUB India is made possible through the generosity of our sponsors.